summaryrefslogtreecommitdiff
path: root/target/xtensa/cpu.h
AgeCommit message (Expand)AuthorFilesLines
2019-04-18qom/cpu: Simplify how CPUClass:cpu_dump_state() printsMarkus Armbruster1-2/+1
2019-04-18target: Clean up how the dump_mmu() printMarkus Armbruster1-1/+1
2019-04-18target: Simplify how the TARGET_cpu_list() printMarkus Armbruster1-1/+1
2019-02-28target/xtensa: implement PREFCTL SRMax Filippov1-0/+1
2019-02-28target/xtensa: prioritize load/store in FLIX bundlesMax Filippov1-0/+4
2019-02-28target/xtensa: reorganize register handling in translatorsMax Filippov1-3/+12
2019-02-28target/xtensa: move WINDOW_BASE SR update to postprocessingMax Filippov1-0/+1
2019-02-28target/xtensa: add generic instruction post-processingMax Filippov1-0/+8
2019-02-28target/xtensa: sort FLIX instruction opcodesMax Filippov1-0/+2
2019-02-18target/xtensa: allow multiple names for single opcodeMax Filippov1-1/+3
2019-02-18target/xtensa: don't require opcode table sortingMax Filippov1-2/+0
2019-02-18target/xtensa: move xtensa_finalize_config to xtensa_core_class_initMax Filippov1-1/+0
2019-02-10target/xtensa: don't specify windowed registers manuallyMax Filippov1-1/+1
2019-01-28target/xtensa: expose core runstall as an IRQ lineMax Filippov1-0/+2
2019-01-28target/xtensa: rearrange access to external interruptsMax Filippov1-2/+3
2019-01-28target/xtensa: drop function xtensa_timer_irqMax Filippov1-1/+0
2019-01-11target/xtensa: rework zero overhead loops implementationMax Filippov1-0/+32
2018-10-01target/xtensa: extract test for cpdisabled exceptionMax Filippov1-0/+1
2018-10-01target/xtensa: extract test for window overflow exceptionMax Filippov1-0/+9
2018-10-01target/xtensa: extract test for an illegal instructionMax Filippov1-1/+26
2018-09-17target/xtensa: convert to do_transaction_failedMax Filippov1-3/+4
2018-08-19target/xtensa: clean up gdbstub register handlingMax Filippov1-0/+2
2018-06-30target/xtensa: check zero overhead loop alignmentMax Filippov1-0/+1
2018-03-19cpu: get rid of unused cpu_init() definesIgor Mammedov1-2/+0
2018-03-19cpu: add CPU_RESOLVING_TYPE macroIgor Mammedov1-0/+1
2018-03-16target/xtensa: add linux-user supportMax Filippov1-19/+37
2018-03-13target/xtensa: support MTTCGMax Filippov1-0/+3
2018-03-13target/xtensa: use correct number of registers in gdbstubMax Filippov1-0/+1
2018-02-21target/*/cpu.h: remove softfloat.hAlex Bennée1-1/+0
2018-01-22target/xtensa: allow different default CPU for MMU/noMMUMax Filippov1-1/+6
2018-01-09target/xtensa: implement GPIO32Max Filippov1-0/+1
2018-01-09target/xtensa: add internal/noop SRs and opcodesMax Filippov1-0/+2
2018-01-09target/xtensa: use libisa for instruction decodingMax Filippov1-0/+3
2017-12-18target/xtensa: extract FPU2000 opcode translatorsMax Filippov1-0/+1
2017-12-18target/xtensa: extract core opcode translatorsMax Filippov1-0/+24
2017-10-27xtensa: cleanup cpu type name compositionIgor Mammedov1-0/+4
2017-09-01xtensa: replace cpu_xtensa_init() with cpu_generic_init()Igor Mammedov1-3/+1
2017-06-06target/xtensa: support output to chardev consoleMax Filippov1-0/+1
2017-02-23target/xtensa: sim: instantiate local memoriesMax Filippov1-0/+16
2017-01-16target-xtensa: implement RER/WER instructionsMax Filippov1-0/+7
2017-01-15target/xtensa: implement MEMCTL SRMax Filippov1-0/+19
2017-01-15target/xtensa: support icountMax Filippov1-0/+5
2017-01-15target/xtensa: refactor CCOUNT/CCOMPAREMax Filippov1-5/+11
2017-01-15target/xtensa: implement RUNSTALLMax Filippov1-1/+2
2017-01-15target/xtensa: add static vectors selectionMax Filippov1-1/+9
2016-12-20Move target-* CPU file into a target/ folderThomas Huth1-0/+587