diff options
author | Smita Koralahalli <Smita.KoralahalliChannabasappa@amd.com> | 2022-12-06 11:36:07 -0600 |
---|---|---|
committer | Borislav Petkov (AMD) <bp@alien8.de> | 2022-12-28 22:37:37 +0100 |
commit | fcd343a285cb41894a7bd02dbd675042d394758d (patch) | |
tree | 512cb4b2a35867c1125f2c19d1e3229385bc528d /drivers/edac | |
parent | 2117654e806c08c343e3d0567bbedf33eab040c8 (diff) |
x86/mce: Add support for Extended Physical Address MCA changes
Newer AMD CPUs support more physical address bits.
That is, the MCA_ADDR registers on Scalable MCA systems contain the
ErrorAddr in bits [56:0] instead of [55:0]. Hence, the existing LSB field
from bits [61:56] in MCA_ADDR must be moved around to accommodate the
larger ErrorAddr size.
MCA_CONFIG[McaLsbInStatusSupported] indicates this change. If set, the
LSB field will be found in MCA_STATUS rather than MCA_ADDR.
Each logical CPU has unique MCA bank in hardware and is not shared with
other logical CPUs. Additionally, on SMCA systems, each feature bit may
be different for each bank within same logical CPU.
Check for MCA_CONFIG[McaLsbInStatusSupported] for each MCA bank and for
each CPU.
Additionally, all MCA banks do not support maximum ErrorAddr bits in
MCA_ADDR. Some banks might support fewer bits but the remaining bits are
marked as reserved.
[ Yazen: Rebased and fixed up formatting.
bp: Massage comments. ]
Signed-off-by: Smita Koralahalli <Smita.KoralahalliChannabasappa@amd.com>
Signed-off-by: Yazen Ghannam <yazen.ghannam@amd.com>
Signed-off-by: Borislav Petkov (AMD) <bp@alien8.de>
Link: https://lore.kernel.org/r/20221206173607.1185907-5-yazen.ghannam@amd.com
Diffstat (limited to 'drivers/edac')
0 files changed, 0 insertions, 0 deletions