diff options
author | Serge Semin <Sergey.Semin@baikalelectronics.ru> | 2020-05-26 15:59:25 +0300 |
---|---|---|
committer | Arnd Bergmann <arnd@arndb.de> | 2020-05-28 16:56:12 +0200 |
commit | 2313fca7b44df96d262c0b38af3c57690b65a4e6 (patch) | |
tree | 23005a5eb409c268072fd9528c9939569e53ad79 /drivers/bus | |
parent | 83ca8b3e8f213f49cc68b5c1fbcf88ebb24671eb (diff) |
dt-bindings: memory: Add Baikal-T1 L2-cache Control Block binding
There is a single register provided by the SoC system controller,
which can be used to tune the L2-cache RAM up. It only provides a way
to change the L2-RAM access latencies. So aside from "be,bt1-l2-ctl"
compatible string the device node can be optionally equipped with the
properties of Tag/Data/WS latencies.
Link: https://lore.kernel.org/r/20200526125928.17096-4-Sergey.Semin@baikalelectronics.ru
Signed-off-by: Serge Semin <Sergey.Semin@baikalelectronics.ru>
Cc: Alexey Malahov <Alexey.Malahov@baikalelectronics.ru>
Cc: Paul Burton <paulburton@kernel.org>
Cc: Olof Johansson <olof@lixom.net>
Cc: linux-mips@vger.kernel.org
Cc: soc@kernel.org
Reviewed-by: Rob Herring <robh@kernel.org>
Signed-off-by: Arnd Bergmann <arnd@arndb.de>
Diffstat (limited to 'drivers/bus')
0 files changed, 0 insertions, 0 deletions