diff options
author | Andrij Abyzov <aabyzov@slb.com> | 2020-09-28 16:41:27 +0200 |
---|---|---|
committer | Greg Kroah-Hartman <gregkh@linuxfoundation.org> | 2020-09-30 14:31:04 +0200 |
commit | 409cc4541ade015acd11f2566dcda599363a87a3 (patch) | |
tree | 59bf3a08eb0c6f21b02cdbe13f0d6a994be10165 /include/pcmcia/cisreg.h | |
parent | 534cf755d9df99e214ddbe26b91cd4d81d2603e2 (diff) |
serial: 8250_fsl: Fix TX interrupt handling condition
This is the port of the commit db1b5bc047b3 ("serial: 8250: Fix TX
interrupt handling condition") to the 8250_fsl irq handling logic.
Interrupt handler checked THRE bit (transmitter holding register
empty) in LSR to detect if TX fifo is empty.
In case when there is only receive interrupts the TX handling
got called because THRE bit in LSR is set when there is no
transmission (FIFO empty). TX handling caused TX stop, which in
RS-485 half-duplex mode actually resets receiver FIFO. This is not
desired during reception because of possible data loss.
The fix is to check if THRI is set in IER in addition of the TX
fifo status. THRI in IER is set when TX is started and cleared
when TX is stopped.
This ensures that TX handling is only called when there is really
transmission on going and an interrupt for THRE and not when there
are only RX interrupts.
Signed-off-by: Andrij Abyzov <aabyzov@slb.com>
Link: https://lore.kernel.org/r/20200928144127.87156-1-aabyzov@slb.com
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
Diffstat (limited to 'include/pcmcia/cisreg.h')
0 files changed, 0 insertions, 0 deletions