summaryrefslogtreecommitdiff
path: root/arch/arm/boot/dts/sunxi.dtsi
blob: 8bbc2bfef221a2449da1211b2b880aeb07364f94 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
/*
 * Copyright 2012 Maxime Ripard
 *
 * Maxime Ripard <maxime.ripard@free-electrons.com>
 *
 * The code contained herein is licensed under the GNU General Public
 * License. You may obtain a copy of the GNU General Public License
 * Version 2 or later at the following locations:
 *
 * http://www.opensource.org/licenses/gpl-license.html
 * http://www.gnu.org/copyleft/gpl.html
 */

/include/ "skeleton.dtsi"

/ {
	interrupt-parent = <&intc>;

	cpus {
		cpu@0 {
			compatible = "arm,cortex-a8";
		};
	};

	clocks {
		#address-cells = <1>;
		#size-cells = <0>;

		osc: oscillator {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <24000000>;
		};
	};

	soc {
		compatible = "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		reg = <0x01c20000 0x300000>;
		ranges;

		timer@01c20c00 {
			compatible = "allwinner,sunxi-timer";
			reg = <0x01c20c00 0x90>;
			interrupts = <22>;
			clocks = <&osc>;
		};

		wdt: watchdog@01c20c90 {
			compatible = "allwinner,sunxi-wdt";
			reg = <0x01c20c90 0x10>;
		};

		intc: interrupt-controller@01c20400 {
			compatible = "allwinner,sunxi-ic";
			reg = <0x01c20400 0x400>;
			interrupt-controller;
			#interrupt-cells = <1>;
		};

		uart0: uart@01c28000 {
			compatible = "ns8250";
			reg = <0x01c28000 0x400>;
			interrupts = <1>;
			reg-shift = <2>;
			clock-frequency = <24000000>;
			status = "disabled";
		};

		uart1: uart@01c28400 {
			compatible = "ns8250";
			reg = <0x01c28400 0x400>;
			interrupts = <2>;
			reg-shift = <2>;
			clock-frequency = <24000000>;
			status = "disabled";
		};
	};
};